

# Digital System Design

**Hajar Falahati** 

hfalahati@ipm.ir
hfalahati@ce.sharif.edu

#### Specifications

- A logic circuit is composed of:
  - Inputs
  - Outputs
- Functional specification (describes relationship between inputs and outputs)
- *Timing specification* (describes the delay between inputs changing and outputs responding)



### Sequential Timing Summary

| <br>_                               |                                                           |
|-------------------------------------|-----------------------------------------------------------|
| t <sub>ccq</sub> / t <sub>pcq</sub> | clock-to-q delay (contamination/propagation)              |
| t <sub>cd</sub> / t <sub>pd</sub>   | combinational logic delay (contamination/propagation)     |
| t <sub>setup</sub>                  | time that FF inputs must be stable before next clock edge |
| t <sub>hold</sub>                   | time that FF inputs must be stable after a clock edge     |
| T <sub>c</sub>                      | clock period                                              |
|                                     |                                                           |



#### Outline

Dataflow

Gate-level



## Concurrent Statement

## Recall: Verilog Statement

end



#### Concurrent Statement

- Evaluated in parallel
- Each statement describes part of the circuit, thus, it is concurrent
- Realized as connection or wire in the design
- Format



assign used only for nets (to be synthesizable)

```
wire [1:3] A, B, C;
assign C = A&B;

Equivalent

assign C[1] = A[1]&B[1];
assign C[2] = A[2]&B[2];
assign C[3] = A[3]&B[3];
```

#### Sample: Full Adder

| У | Cin                   | Cout                                          | S                                                           |
|---|-----------------------|-----------------------------------------------|-------------------------------------------------------------|
| 0 | 0                     | 0                                             | 0                                                           |
| 0 | 1                     | 0                                             | 1                                                           |
| 1 | 0                     | 0                                             | 1                                                           |
| 1 | 1                     | 1                                             | 0                                                           |
| 0 | 0                     | 0                                             | 1                                                           |
| 0 | 1                     | 1                                             | 0                                                           |
| 1 | 0                     | 1                                             | 0                                                           |
| 1 | 1                     | 0                                             | 1                                                           |
|   | 0<br>1<br>1<br>0<br>0 | 0 0<br>0 1<br>1 0<br>1 1<br>0 0<br>0 1<br>1 0 | 0 0 0<br>0 1 0<br>1 0 0<br>1 1 1<br>0 0 0<br>0 1 1<br>1 0 1 |

```
module Adder (Cin, x, y, S, Cout)
input x, y, Cin;
output S, Cout;
wire S, Cout;

assign S = x ^ y ^ Cin;

assign Cout = (x & y)|(x & Cin)|(y & Cin);
endmodule
module Adder (Cin, x, y, S, Cout)
input x, y, Cin;
output S, Cout;
wire S, Cout;

assign {Cout, S} = x + y + Cin;
endmodule
```



#### Sample: 4-1 MUX



| s1 | s0 | out |
|----|----|-----|
| 0  | 0  | 10  |
| 0  | 1  | 11  |
| 1  | 0  | 12  |
| 1  | 1  | 13  |

#### endmodule



#### Sample: 4-1 MUX



| s1 | s0 | out |
|----|----|-----|
| 0  | 0  | 10  |
| 0  | 1  | 11  |
| 1  | 0  | 12  |
| 1  | 1  | 13  |

```
module mux4_1(out,i0,i1,i2,i3,s0,s1);
input i0,i1,i2,i3,s0,s1;
output out;

assign out = s1? (s0 ? i3:i2) : (s0 ? i1:i0);
```

#### endmodule



#### Dataflow: Delay

- Delay can be used with continuous assignments by using the "#" sign
  - 2 time unit of delay on wire S
  - 5 time units of delay for AND gate
  - Any change in x or y reflects on S after ? time unit delay

```
wire #2 S;
assign #5 S = x&y;
```

#### Dataflow: Delay

- Delay can be used with continuous assignments by using the "#" sign
  - 2 time unit of delay on wire S
  - 5 time units of delay for AND gate
  - Any change in x or y reflects on S after 7 time unit delay

```
wire #2 S;
assign #5 S = x&y;
```

#### Delays at Dataflow Level

Regular assignment delay

```
assign #10 out = in1 & in2;
```

Implicit continuous assignment delay

```
wire #10 out = in1 & in2;
//same as
wire out;
assign #10 out = in1 & in2;
```

Net declaration delay

```
wire #10 out;
```

assign out = in1 & in2;

## Gate

# Primitive Gates: and, nand (cont'd)



and g0 (out,  $i_1$ ,  $i_2$ )

nand g1 (out,  $i_1$ ,  $i_2$ )

# Primitive Gates: or, nor (cont'd)





or g0 (out, i<sub>1</sub>, i<sub>2</sub>)

or (out,  $i_1$ ,  $i_2$ )

nor g1 (out,  $i_1$ ,  $i_2$ )

nor (out,  $i_1$ ,  $i_2$ )

# Primitive Gates: xor, xnor (cont'd)





xor g0 (out,  $i_1$ ,  $i_2$ )

xnor g1 (out,  $i_1$ ,  $i_2$ )

### Gate-Level Design Sample?







module gateLevelSample(y\_out,x\_in1,x\_in2,x\_in3,x\_in4,x\_in5);
endmodule

```
module gateLevelSample(y_out,x_in1,x_in2,x_in3,x_in4,x_in5);
    output y_out;
    input x_in1 , x_in2 , x_in3 , x_in4 , x_in5;
```

endmodule

```
module gateLevelSample(y_out,x_in1,x_in2,x_in3,x_in4,x_in5);
    output y_out;
    input x_in1 , x_in2 , x_in3 , x_in4 , x_in5;

wire y1 , y2;
```

endmodule

```
x in1 ■
                                    y1
                     x in2 ■
                                               ■ y_out
                     x_in3 ■
                     x in4 ■
                     x_in5 ■
module gateLevelSample(y out, x in1, x in2, x in3, x in4, x in5);
       output y out;
       input x_in1 , x_in2 , x_in3 , x_in4 , x_in5;
       wire y1 , y2;
           (y1 , x_in1 , x_in2);
       and
endmodule
```

```
x in1 ■
                                   y1
                     x in2 ■
                                              ■ y_out
                     x_in3 ■
                     x in4 ■
                     x in5 ■
module gateLevelSample(y_out, x_in1, x_in2, x_in3, x_in4, x_in5);
       output y out;
       input x_in1 , x_in2 , x_in3 , x_in4 , x_in5;
       wire y1 , y2;
           (y1 , x in1 , x in2);
       and
       and (y2 , x_in3 , x_in4 , x_in5);
endmodule
```

```
x in1 ■
                                   y1
                    x in2 ■
                                              ■ y_out
                    x_in3 ■
                    x in4 ■
                    x in5 ■
module gateLevelSample(y out, x in1, x in2, x in3, x in4, x in5);
       output y out;
       input x_in1 , x_in2 , x_in3 , x_in4 , x_in5;
       wire y1 , y2;
           (y1 , x in1 , x in2);
       and
           (y2 , x_in3 , x_in4 , x_in5);
       and
            (y_out , y1 , y2);
       nor
endmodule
```

#### Sample: Is this code correct?

x in1 ■

```
y1
                    x in2 ■
                                             ■ y out
                    x_in3 ■
                    x in4 ■
                    x in5 ■
module gateLevelSample(y out, x in1, x in2, x in3, x in4, x in5);
       output y out;
       input x_in1 , x_in2 , x_in3 , x_in4 , x_in5;
       wire y1 , y2;
           (y out , y1 , y2);
       nor
       and (y1 , x in1 , x in2);
       and
           (y2 , x_in3 , x_in4 , x_in5);
endmodule
```

# Design a 1-bit Full Adder in Gate Level

- Design a 1-bit half adder
- Design a 1-bit full adder
- xor gate
  - delay: 3
- and gate
  - delay: 1
- or gate
  - delay: 2



• timescale 1ns/100ps

### FA: Gate-level Description





#### FA: Design Block

```
module Half_Adder(sum, cout, a, b);
  input a, b;
  output sum, cout;

  xor #3(sum, a, b);
  and #1(cout, a, b);
endmodule
```

```
and gate
                               delay: 1
                             or gate
                               delay: 2
                             • `timescale
                              1ns/100ps
module Full_Adder(sum, cout, a, b, c_in);
      input
                 a,b,Cin;
      output sum, cout;
      wire w1, w2, w3;
      Half_Adder M1(w1, w2, a, b);
      Half_Adder M1(sum , w3, c_in , w1);
      or #2 (cout, w2, w3);
```

endmodule

xor gate

delay: 3

#### FA: Delay analysis



#### Design a 3-input XOR

#### nand gate

• Tplh: 2, 4, 6

• Tphl: 3, 5, 7

#### not gate

• Tplh: 1, 3, 5

• Tphl: 2, 4, 6

• timescale 1ns/100ps



### 3-input XOR: Truth Table

|   | a | b | С | У |       |                             |
|---|---|---|---|---|-------|-----------------------------|
| • | 0 | 0 | 0 | 0 |       |                             |
|   | 0 | 0 | 1 | 1 | ~a~bc |                             |
|   | 0 | 1 | 0 | 1 | ~ab~c |                             |
|   | 0 | 1 | 1 | 0 |       | ~a~bc + ~ab~c + a~b~c + abc |
|   | 1 | 0 | 0 | 1 | a~b~c | a be i ab e i a b e i abe   |
|   | 1 | 0 | 1 | 0 |       |                             |
|   | 1 | 1 | 0 | 0 |       |                             |
|   | 1 | 1 | 1 | 1 | abc   |                             |

#### 3-input XOR: Functionality

|   | а | b | С | У |
|---|---|---|---|---|
|   | 0 | 0 | 0 | 0 |
|   | 0 | 0 | 1 | 1 |
|   | 0 | 1 | 0 | 1 |
|   | 0 | 1 | 1 | 0 |
| < | 1 | 0 | 0 | 1 |
|   | 1 | 0 | 1 | 0 |
|   | 1 | 1 | 0 | 0 |
|   | 1 | 1 | 1 | 1 |
|   |   |   |   |   |

# 3-input XOR: Nand-Not Expression

|   | а | b | С | у |
|---|---|---|---|---|
|   | 0 | 0 | 0 | 0 |
| < | 0 | 0 | 1 | 1 |
| < | 0 | 1 | 0 | 1 |
|   | 0 | 1 | 1 | 0 |
| < | 1 | 0 | 0 | 1 |
|   | 1 | 0 | 1 | 0 |
|   | 1 | 1 | 0 | 0 |
| < | 1 | 1 | 1 | 1 |

```
~a~bc + ~ab~c + a~b~c + abc
A + B === ~(~A . ~B)
~( ~(~a~bc) . ~(~ab~c) .~(a~b~c) . ~(abc) )
```

# 3-input XOR: Gate-level Description



### 3-input XOR: Design Block

```
nand gate
`timescale 1ns/100ps
module xor3(y, a, b, c);
                                                                        Tplh: 2, 4, 6
 input
         a, b, c:
                                                                        • Tphl: 3, 5, 7
 output y;
 wire im1, im2, im3, im4;
                                                                      not gate
 wire a_, b_, c_;
                                                                        Tplh: 1, 3, 5
                                                       im2
                                                                         Tphl: 2, 4, 6
not #(1:3:5, 2:4:6)
   (a_, a),(b_, b),(c_, c);
                                                                        timescale
                                                        im3
nand #(2:4:6, 3:5:7)
                                                                       1ns/100ps
(im1, a_, b_, c),(im2, a_, b, c_);
(im3, a, b_, c_),(im4, a, b, c);
nand #(2:4:6, 3:5:7) (y, im1, im3, im3, im4);
endmodule
```

### Sample 4

#### and gate

• Tplh: 2

• Tphl: 4

#### or gate

• Tplh: 3

• Tphl: 5

• timescale 1ns/100ps



#### Sample 4: Design Block

```
`timescale 1ns/100ps
module sample2(y, a, b, c);
             a, b, c;
  input
  output out;
  wire im1, im2, im3;
  and \#(2,4)
      (im1, a, b),
      (im2, b, c),
      (im3, a, c);
   or \#(3,5)(y, im1, im2, im3);
endmodule
```

- and gate
  - Tplh: 2
  - Tphl: 4
- or gate
  - Tplh: 3
  - Tphl: 5
- timescale 1ns/100ps



#### Multiple instantiations

#### **Array of gate instances**

```
wire [7:0] OUT, IN1, IN2;
nand n0(OUT[0], IN1[0], IN2[0]);
nand n1(OUT[1], IN1[1], IN2[1]);
nand n2(OUT[2], IN1[2], IN2[2]);
nand n3(OUT[3], IN1[3], IN2[3]);
nand n4(OUT[4], IN1[4], IN2[4]);
nand n5(OUT[5], IN1[5], IN2[5]);
nand n6(OUT[6], IN1[6], IN2[6]);
nand n7(OUT[7], IN1[7], IN2[7]);
```

```
wire [7:0] OUT, IN1, IN2;
nand n[7:0] (OUT, IN1,IN2);
```

## Modeling

#### Using sub-circuits

- A design can use multiple submodules or a module multiple times
- Using a module in another is called "instantiation"
- Top-level module: the module that has not been instantiated
- To use a module inside another, it should be explicitly instantiated



#### Using modules

- There are some built-in primitive logic gates in Verilog that can be instantiated
  - Built-in primitives means there is no need to define a module for these gates
  - and, or, nor, ....



#### Thank You

